DocumentCode :
2260558
Title :
HardNoC: A platform to validate networks on chip through FPGA prototyping
Author :
Heck, Guilherme ; Guazzelli, Ricardo ; Moraes, Fernando ; Calazans, Ney ; Soares, Rafael
Author_Institution :
Fac. de Inf., PUCRS, Porto Alegre, Brazil
fYear :
2012
fDate :
20-23 March 2012
Firstpage :
1
Lastpage :
6
Abstract :
The use of intrachip buses is no longer a consensus to build interconnection architectures for complex integrated circuits. Networks on chip (NoCs) are a choice in several real designs. However, the distributed nature of NoCs, the huge amount of wires and interfaces of large NoCs can make system/interconnection architecture debugging a nightmare. This work accelerates the NoC validation process using FPGA prototyping. HardNoC is a platform based on simple modules to inject traffic and collect basic statistics of NoCs. It can be used to early validate NoC designs and to provide initial numerical results for NoC evaluation and design.
Keywords :
field programmable gate arrays; network-on-chip; FPGA prototyping; NoC design; NoC validation process; hardNoC; networks on chip; Clocks; Computer architecture; Emulation; Field programmable gate arrays; IP networks; Routing; Synchronization; Emulation; FPGA; GALS; NoC; Prototyping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2012 VIII Southern Conference on
Conference_Location :
Bento Goncalves
Print_ISBN :
978-1-4673-0184-8
Type :
conf
DOI :
10.1109/SPL.2012.6211781
Filename :
6211781
Link To Document :
بازگشت