Title :
A novel application of FPGA-based partial dynamic reconfiguration system with CBSC
Author :
Guo, Chenguang ; Zhang, Yanlong ; Chen, Lei ; Zhou, Tao ; Li, Xuewu ; Wang, Min ; Wen, Zhiping
Author_Institution :
Dept. FPGA, Beijing Microelectron. Tech. Inst. (BMTI), Beijing, China
Abstract :
Dynamic reconfiguration system allows us to dynamically allocate hardware resources as needed by particular applications. This paper focuses on the application of FPGA-based partial dynamic reconfiguration system (PDRS) with configurable boundary-scan circuit (CBSC), which can be used in many different fields, especially in the military and aerospace fields. Generally speaking, if an important function such as key encryption needs to be changed in a PDRS operating on a high security system, the corresponding logic resources need to be verified and tested again before being reconfigured. By making use of the CBSC technology, the effective speed of fault diagnosis for target FPGA will be accelerated, and the reliability of the PDRS will be improved. A PCB-level platform which can be used as a common platform for SRAM-based FPGA has been designed with BQV series FPGA of BMTI in this paper. Verified with test vectors of BQV600, the complete testing time for logic resources of BQV600 has been decreased significantly.
Keywords :
SRAM chips; fault diagnosis; field programmable gate arrays; logic testing; BMTI; BQV series FPGA; BQV600; CBSC; FPGA-based partial dynamic reconfiguration system; PCB-level platform; PDRS; SRAM-based FPGA; aerospace fields; configurable boundary-scan circuit; fault diagnosis; hardware resources; key encryption; logic resources; military fields; test vectors; Aerodynamics; Computer architecture; Encryption; Field programmable gate arrays; Reconfigurable logic; Registers; Testing; Boundary-Scan; CBSC; FPGA; PDRS;
Conference_Titel :
Programmable Logic (SPL), 2012 VIII Southern Conference on
Conference_Location :
Bento Goncalves
Print_ISBN :
978-1-4673-0184-8
DOI :
10.1109/SPL.2012.6211794