DocumentCode :
2260966
Title :
Improved Implementation of Costas Loop for DQPSK Receivers Using FPGA
Author :
Xiao, Mei ; Cheng, Tao
Author_Institution :
Sch. of Electron. & Inf. Eng., Beijing Jiaotong Univ., Beijing
fYear :
2006
fDate :
27-30 Nov. 2006
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, an improved carrier synchronization scheme using Costas Loop is proposed for all digital DQPSK receivers. Compared with the classic Costas Loop, this new scheme not only eases the operating load, but also reduces almost 10% of thermal power dissipation. Moreover, as the design is adopted all digitally, this scheme doesn´t need analog devices and shorten the carrier recover time. Consequently, based on the Altera Cyclone series FPGA EP1C12Q240C8, this recovery loop is implemented and the improved hardware implementation scheme is presented in detail. Finally, all the testing results are provided, and they show that the scheme can be efficiently operated when the digital carrier frequency offset is up to 1.5 kHz.
Keywords :
field programmable gate arrays; quadrature phase shift keying; radio receivers; synchronisation; Altera Cyclone; Costas loop; EP1C12Q240C8; FPGA; carrier synchronization scheme; digital QPSK receivers; field programmable gate arrays; thermal power dissipation; Field programmable gate arrays; Finite impulse response filter; Frequency conversion; Hardware; Low pass filters; Power dissipation; Power engineering and energy; Signal processing algorithms; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Technology, 2006. ICCT '06. International Conference on
Conference_Location :
Guilin
Print_ISBN :
1-4244-0800-8
Electronic_ISBN :
1-4244-0801-6
Type :
conf
DOI :
10.1109/ICCT.2006.341683
Filename :
4146328
Link To Document :
بازگشت