DocumentCode :
2260991
Title :
Towards a video processing architecture for SBTVD
Author :
Negreiros, M. ; Klein, H.A. ; Bonatto, A.C. ; Soares, A.B. ; Susin, A.A.
Author_Institution :
Electr. Eng. Dept., UFRGS, Porto Alegre, Brazil
fYear :
2012
fDate :
20-23 March 2012
Firstpage :
1
Lastpage :
6
Abstract :
In this paper a video processing architecture for use in a set top box (STB) compatible with the Brazilian Digital Television System (SBTVD) is presented. After the decoding process, a video frame is stored in the STB memory and is scanned by the output subsystem while executing several operations in order to fit the external display. The paper discusses design and implementation issues for several modules like video scaler, video captioning and also the generation of video outputs signals (VGA or composite PAL-M). Implementation results using a FPGA-based hardware platform are also provided. The goal is to go to silicon implementation after the FPGA validation phase.
Keywords :
decoding; digital television; field programmable gate arrays; set-top boxes; silicon; video coding; Brazilian Digital Television System; FPGA-based hardware platform; SBTVD; STB memory; Si; VGA; composite PAL-M; decoding process; external display; set top box; video captioning; video frame; video outputs signals; video processing architecture; video scaler; Decoding; Field programmable gate arrays; Graphics; Image resolution; Process control; Standards; Streaming media; PAL-M; SBTVD; VGA; video processing; video scaler;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Programmable Logic (SPL), 2012 VIII Southern Conference on
Conference_Location :
Bento Goncalves
Print_ISBN :
978-1-4673-0184-8
Type :
conf
DOI :
10.1109/SPL.2012.6211801
Filename :
6211801
Link To Document :
بازگشت