Title :
Efficient testing methodologies for conditional sum adders
Author :
Li, Jin-Fu ; Hsu, Chih-Chiang
Author_Institution :
Dept. of Electr. Eng., National Central Univ., Jungli, Taiwan
Abstract :
This paper presents efficient testing methodologies for conditional sum adders. A conditional sum adder consists of conditional cells and selection cells. We propose a design-for-testability (DFT) technique to modify the conditional cells of a conditional sum adder. Then a test scheme is used for detecting the conditional sum adder with single cell fault model (CFM). The proposed test scheme only needs very low-test complexity to test a conditional sum adder. For example, the number of test patterns for a 64-bit conditional sum adder is only 9. The ratio of the number of test patterns of the proposed test scheme to the number of the test patterns of the previous scheme (Becker et al., 1995) is only about 1%. Also, experimental results show that the area overhead is only about 2.8% for a 64-bit conditional sum adder with the DFT scheme.
Keywords :
adders; design for testability; fault diagnosis; integrated circuit testing; logic testing; conditional cells; conditional sum adders; design-for-testability; efficient testing methodologies; low-test complexity; selection cells; single cell fault model; test patterns; Character generation; Testing;
Conference_Titel :
Test Symposium, 2004. 13th Asian
Conference_Location :
Kenting, Taiwan
Print_ISBN :
0-7695-2235-1
DOI :
10.1109/ATS.2004.40