DocumentCode :
2262461
Title :
Nonlinear CA based scalable design of on-chip TPG for multiple cores
Author :
Das, Sukanta ; Sikdar, Biplab K. ; Chaudhuri, P. Pal
Author_Institution :
Dept. of Inf. Technol., Bengal Eng. Coll., Howrah, India
fYear :
2004
fDate :
2004
Firstpage :
331
Lastpage :
334
Abstract :
This paper reports an efficient design of test pattern generators (TPGs) for a chip having multiple cores. It is built around nonlinear cellular automata (CA) based pseudo-random pattern generator (PRPG). The modular and cascadable structure of proposed n-cell PRPG can be utilized to construct the (n+1)-cell PRPG without sacrificing the pseudo-randomness quality. The efficiency of such a scalable PRPG structure is demonstrated in designing the on-chip TPGs for a VLSI chip implementing multiple cores.
Keywords :
VLSI; automatic test pattern generation; cellular automata; integrated circuit design; system-on-chip; VLSI chip; cascadable PRPG structure; modular PRPG structure; multiple cores; n-cell PRPG; nonlinear cellular automata; on-chip TPG; pseudo-random pattern generator; pseudo-randomness quality; scalable PRPG structure; test pattern generators; Computer science; Design engineering; Educational institutions; Hardware; Information technology; Logic testing; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. 13th Asian
Conference_Location :
Kenting, Taiwan
ISSN :
1081-7735
Print_ISBN :
0-7695-2235-1
Type :
conf
DOI :
10.1109/ATS.2004.63
Filename :
1376580
Link To Document :
بازگشت