DocumentCode :
2263068
Title :
Efficient deterministic test generation for BIST schemes with LFSR reseeding
Author :
Neophytou, Stelios ; Michael, Maria K. ; Tragoudas, Spyros
Author_Institution :
Dept. of ECE, Cyprus Univ., Nicosia
fYear :
0
fDate :
0-0 0
Abstract :
We propose a novel method for generating test patterns that can be encoded efficiently using reseeding of LFSR-based schemes for hybrid BIST. Our focus is to reduce the number of deterministic tests while keeping their overall number of specified bits small and, thus, reduce the storage requirements for the LFSR seeds. The proposed solution is based on test function manipulation and generates a compact test set in which individual tests have a high number of unspecified bits. The method uses binary decision diagrams (BDDs) and a modified version of the min-cost max-matching problem on graphs. The obtained experimental results clearly demonstrate the impact of the proposed ATPG algorithm in reducing the on-chip seed storage, when combined with the considered BIST schemes
Keywords :
automatic test pattern generation; binary decision diagrams; built-in self test; shift registers; ATPG algorithm; BIST; LFSR reseeding; binary decision diagrams; compact test set; min-cost max-matching problem; on-chip seed storage; test function manipulation; test patterns generation; Automatic test pattern generation; Automatic testing; Boolean functions; Built-in self-test; Circuit faults; Circuit testing; Data structures; Encoding; Hybrid power systems; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2006. IOLTS 2006. 12th IEEE International
Conference_Location :
Lake Como
Print_ISBN :
0-7695-2620-9
Type :
conf
DOI :
10.1109/IOLTS.2006.26
Filename :
1655514
Link To Document :
بازگشت