Title :
Secure scan techniques: a comparison
Author :
Hély, David ; Bancel, Frédéric ; Flottes, Marie-Lise ; Rouzeyre, Bruno
Author_Institution :
Smartcard Div., STMicroelectronics, Rousset
Abstract :
Designing secure ICs requires fulfilling many design rules in order to protect access to secret data. However, these security design requirements may be in opposition to test needs and testability improvement techniques that increase both observability and controllability. Nevertheless, secure chip designers cannot neglect the testability of their chip; a high quality production testing is primordial to ensure a good level of security since any faulty devices could induce major security vulnerability. In this paper, we present different techniques securing the scan chain technique and compare them to point out their pros and cons
Keywords :
boundary scan testing; cryptography; integrated circuit design; production testing; security; design rules; production testing; secret data; secure integrated circuit; secure scan technique; security design; testability improvement; Authentication; Circuit testing; Computer hacking; Controllability; Cryptography; Data security; Flip-flops; Observability; Protection; Shift registers;
Conference_Titel :
On-Line Testing Symposium, 2006. IOLTS 2006. 12th IEEE International
Conference_Location :
Lake Como
Print_ISBN :
0-7695-2620-9
DOI :
10.1109/IOLTS.2006.55