DocumentCode :
2264530
Title :
Parallel and pipelined VLSI design for the histogramming operation
Author :
Abdelguerfi, M. ; Sood, A.K. ; Khalaf, S.
Author_Institution :
Dept. of Electr. Eng., Detroit Univ., MI, USA
fYear :
1988
fDate :
10-12 Oct 1988
Firstpage :
451
Lastpage :
454
Abstract :
The authors describe the design of a VLSI processing unit for the histogramming operation. The processing unit is composed of several bit-serial processing elements (PEs) connected according to the odd-even network topology. In this approach, histogramming is divided into the counting process and the filtering process. The filtering process is shown to be computationally inexpensive compared to the counting and marking phases. The use of a histogramming unit of fixed size to handle a large number of pixels is considered
Keywords :
MOS integrated circuits; VLSI; computer vision; digital arithmetic; digital signal processing chips; parallel architectures; pipeline processing; MOS device; VLSI processing unit; bit-serial processing elements; counting process; filtering process; histogramming; marking; odd-even network topology; pixels; Circuits; Computer architecture; Computer science; Data processing; Design engineering; Filtering; Hardware; Network topology; Parallel processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Frontiers of Massively Parallel Computation, 1988. Proceedings., 2nd Symposium on the Frontiers of
Conference_Location :
Fairfax, VA
Print_ISBN :
0-8186-5892-4
Type :
conf
DOI :
10.1109/FMPC.1988.47398
Filename :
47398
Link To Document :
بازگشت