DocumentCode :
2265114
Title :
Implementation of a time-warping AER mapper
Author :
Linares-Barranco, A. ; Gómez-Rodríguez, F. ; Jiménez, G. ; Delbruck, T. ; Berner, R. ; Liu, S.C.
Author_Institution :
Archit. & Technol. of Comput., Univ. of Seville, Seville, Spain
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
2886
Lastpage :
2889
Abstract :
In recent implementations of neuromorphic spike-based sensors, multi-neuron processors, and actuators; the spike traffic between devices is coded in the form of asynchronous spike streams following the address-event-representation protocol. This spike information can be modified during the transmission from one device to another by using a mapper device. In this paper we present a mapper implementation which transforms event addresses and can also delay events in time. We discuss two different architectures for implementing the time delays on an FPGA board (USB-AER), and we present an example of the use of the time delay feature in the mapper in an implementation of a visual elementary motion detection model based on the spike outputs of a temporal contrast retina.
Keywords :
VLSI; delays; field programmable gate arrays; microprocessor chips; FPGA board; VLSI circuit; address-event-representation protocol; asynchronous spike stream; field programmable gate array; multineuron processor; neuromorphic spike-based sensor; time delay; time-warping AER mapper device; visual elementary motion detection model; Character generation; Circuits; Debugging; Delay effects; Filtering; Motion detection; Neuromorphics; Neurons; Protocols; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118405
Filename :
5118405
Link To Document :
بازگشت