DocumentCode :
2266999
Title :
An assertion-based verification method for SystemC TLM
Author :
Xiong, Zhaorong ; Bian, Jinian ; Zhao, Yanni
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2010
fDate :
28-30 July 2010
Firstpage :
842
Lastpage :
846
Abstract :
SystemC TLM library is the de facto standard for the transaction level modeling of the System-on-Chip designs. In this paper, we will propose an on-line assertion-based verification method which can be used in the transaction modeling of SystemC. The advantage of this method is that simple properties can be extracted from the transactions with complex structures. Assertions are built from these properties using Property Specification Language and evaluated during the simulation. The experiment results show that our method enrich the TLM library with ABV ability while incurring unnoticeable performance overhead to the simulation.
Keywords :
discrete event simulation; electronic engineering computing; logic design; specification languages; system-on-chip; SystemC TLM library; assertion based verification method; property specification language; system-on-chip designs; transaction level modeling; Hardware; Libraries; Manuals; Monitoring; Synchronization; Time domain analysis; Time varying systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems (ICCCAS), 2010 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-8224-5
Type :
conf
DOI :
10.1109/ICCCAS.2010.5581859
Filename :
5581859
Link To Document :
بازگشت