Title :
An automatic network generator for design verification of electronic packages
Author :
Cherukuri, Naveen ; Prince, John L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
fDate :
31 Jan-2 Feb 1995
Abstract :
The design and development of a non-manhattan multi-layered layout extractor is discussed. The tool extracts a physical database in DXF format and generates a SPICE compatible deck after accounting for discontinuities like bends, vias etc. and transmisson line effects in interconnects. Algorithms for identifying discontinuities and multi-conductor transmission line systems (MTLs) are presented. A model library architecture which provides the electrical models of frequently encountered geometric structures is briefly discussed. Extraction time for a typical single chip package on various hardware platforms is reported. The circuit equivalent of a sample structure, as interpreted by the program, is presented. A graphical user interface which aids in manual decomposition and verification of the package is briefly discussed
Keywords :
SPICE; circuit layout CAD; digital simulation; integrated circuit packaging; DXF format; SPICE compatible deck; UAGANG; automatic network generator; design verification; electronic packages; graphical user interface; model library architecture; multi-conductor transmission line systems; multi-layered layout extractor; physical database; single chip package; transmisson line effects; Distributed parameter circuits; Hardware; Integrated circuit interconnections; Libraries; Multiconductor transmission lines; Packaging; SPICE; Solid modeling; Spatial databases; Transmission line discontinuities;
Conference_Titel :
Multi-Chip Module Conference, 1995. MCMC-95, Proceedings., 1995 IEEE
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-6970-5
DOI :
10.1109/MCMC.1995.512011