DocumentCode :
2267189
Title :
Hardware Accelerated Data Analysis
Author :
Franzmeier, Marc ; Pohl, Christopher ; Porrmann, Mario ; Rückert, Ulrich
Author_Institution :
University of Paderborn, Germany
fYear :
2004
fDate :
7-10 Sept. 2004
Firstpage :
309
Lastpage :
314
Abstract :
In this paper we present a massively parallel hardware accelerator for neural network based data mining applications. We use Self-Organizing Maps (SOM) for the analysis of very large datasets. One example is the analysis of semiconductor fabrication process data, which demands very high performance in order to achieve acceptable simulation times. Our system consists of Processing Elements (PEs) working completely in parallel on the task of SOM simulation. We will show the scalability of the system concerning precision and number of PEs, as well as the flexibility of the system regarding size and shape of the simulated maps. The possibility of emulating virtual maps (one PE emulates more than one neuron) enables the computation of maps with more neurons than PEs. Benchmarking results of our FPGA (Field Programmable Gate Array) based implementation of the system show the high performance of our accelerator.
Keywords :
Acceleration; Computational modeling; Data analysis; Data mining; Field programmable gate arrays; Neural network hardware; Neural networks; Neurons; Performance analysis; Self organizing feature maps;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2004. PARELEC 2004. International Conference on
Print_ISBN :
0-7695-2080-4
Type :
conf
DOI :
10.1109/PCEE.2004.36
Filename :
1376774
Link To Document :
بازگشت