DocumentCode :
2267875
Title :
Fault-Tolerance CMP Architecture based on SMT Technology
Author :
Ning, Linzhi ; Yao, Wenbin ; Ni, Jun ; Yao, Nianmin
Author_Institution :
Harbin Eng. Univ., Harbin
fYear :
2007
fDate :
13-15 Aug. 2007
Firstpage :
425
Lastpage :
429
Abstract :
In order to improve the reliability of the single-chip multi-processor (CMP), this paper proposes a fault- tolerant CMP architecture which combines with the simultaneous multi-threading (SMT) technology so as to implement the transient fault detection and to automatically accomplish the thread-level recovery. The architecture, through adopting a simple strategies and a little extra hardware to implement the functionality of fault tolerance, attains a wider coverage of the fault and improves the performance of the fault-tolerant CMP.
Keywords :
fault tolerant computing; multi-threading; multiprocessing systems; fault-tolerant CMP architecture; simultaneous multithreading technology; single-chip multiprocessor; Circuit faults; Computer architecture; Computer science; Degradation; Fault detection; Fault tolerance; Hardware; Integrated circuit noise; Surface-mount technology; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Computational Sciences, 2007. IMSCCS 2007. Second International Multi-Symposiums on
Conference_Location :
Iowa City, IA
Print_ISBN :
978-0-7695-3039-0
Type :
conf
DOI :
10.1109/IMSCCS.2007.39
Filename :
4392637
Link To Document :
بازگشت