DocumentCode
2268205
Title
Functional test generation for non-scan sequential circuits
Author
Srinivas, M.K. ; Jacob, James ; Agrawal, Vishwani D.
Author_Institution
CAD Lab./SERC, Indian Inst. of Sci., Bangalore, India
fYear
1995
fDate
4-7 Jan 1995
Firstpage
47
Lastpage
52
Abstract
The feasibility of generating high quality functional test vectors for sequential circuits using the Growth (G) and Disappearance (D) fault model has been demonstrated earlier. In this paper we provide a theoretical validation of the G and D fault model by proving the ability of this model to guarantee complete stuck fault coverage in combinational and sequential circuits synthesized employing algebraic transformations. We also provide experimental results on a wide range of synthesized FSMs. A comparison with a state-of-the-art gate level ATPG tool demonstrates the efficiency and limitation of the functional approach
Keywords
VLSI; automatic testing; fault diagnosis; finite state machines; integrated circuit testing; logic testing; sequential circuits; algebraic transformations; complete stuck fault coverage; functional test generation; functional test vectors; growth and disappearance fault model; nonscan sequential circuits; synthesized FSMs; Automata; Automatic testing; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Logic arrays; Sequential analysis; Sequential circuits; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location
New Delhi
ISSN
1063-9667
Print_ISBN
0-8186-6905-5
Type
conf
DOI
10.1109/ICVD.1995.512076
Filename
512076
Link To Document