Title :
An adaptive voltage scaling buck converter based on improved pulse skip modulation
Author :
Li, Hangbiao ; Zhang, Bo ; Luo, Ping ; Zhen, Shaowei ; Tang, Xiaodong ; Li, Jiangkun ; Hou, Sijian ; Yang, Ruhui ; Chen, Jun
Author_Institution :
State key Lab. of Electron. Thin Films & Integrated Devices, Univ. of Electron. Sci. & Technol. of China, Chengdu, China
Abstract :
A novel adaptive voltage scaling (AVS) buck converter based on improved pulse skip modulation (IPSM) is proposed in this paper. Pulse skip modulation is used for AVS converter for the first time. The controller of the buck converter includes a delayline, a slacktime detector, a finite-state machine (FSM) and a hybrid digital pulse width modulator (DPWM) which is used to produce a sequence of pulses whose duty cycle is alterable and frequency is fixed according to the input. Compared to AVS buck converter based on pulse width modulation (PWM), AVS buck converter based on IPSM is more efficient under light loads. Meanwhile, the structure of the controller of the proposed AVS buck converter is simple and can be realized by digital design methodology and process, which make the controller easy to be integrated into SoC. The converter is designed in 0.13 μM CMOS process, operating typically at 1.5 MHz. The simulation results show that the output voltage of the converter is adjusted ranged from 0.7 V to 1.5 V to the varied frequency ranged from 25 MHz to 100 MHz of the digital load circuit, which can save the power consumption effectively. The ripple of the output voltage of the buck converter is only 7-24 mV. The layout size of the controller is only 69 μm × 165 μm which is very small.
Keywords :
CMOS integrated circuits; finite state machines; power convertors; pulse width modulation; system-on-chip; CMOS; SoC; adaptive voltage scaling buck converter; delayline; digital load circuit; digital pulse width modulator; finite-state machine; frequency 1.5 MHz; frequency 25 MHz to 100 MHz; improved pulse skip modulation; power consumption; pulse width modulation; size 0.13 mum; size 69 mum to 165 mum; slacktime detector; voltage 0.7 V to 1.5 V; voltage 7 mV to 24 mV; CMOS integrated circuits;
Conference_Titel :
Communications, Circuits and Systems (ICCCAS), 2010 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-8224-5
DOI :
10.1109/ICCCAS.2010.5581931