DocumentCode :
2269186
Title :
Exposing floating gate defects in analogue CMOS circuits by power supply voltage control testing technique
Author :
A´ain, A.K.B. ; Bratt, A.H. ; Dorey, A.P.
Author_Institution :
Dept. of Eng., Lancaster Univ., UK
fYear :
1995
fDate :
4-7 Jan 1995
Firstpage :
239
Lastpage :
242
Abstract :
In this paper a novel development of a testing technique for analogue integrated circuits based on sweeping the power supply voltage is described. It is shown that by using a simple floating gate fault model together with the proposed scheme it is possible to achieve a high fault coverage. The scope of work discussed in this paper is focused on exposing floating gate defects which, using other methods, usually requires careful and accurate knowledge of the elements, including parasitic components, of the equivalent circuit of the devices
Keywords :
CMOS analogue integrated circuits; fault diagnosis; integrated circuit modelling; integrated circuit testing; analogue CMOS circuits; fault coverage; fault detection; floating gate defect exposure; power supply voltage control testing technique; power supply voltage sweep; CMOS analog integrated circuits; Capacitors; Circuit faults; Circuit simulation; Circuit testing; Digital circuits; Electrical fault detection; Power supplies; Variable structure systems; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
ISSN :
1063-9667
Print_ISBN :
0-8186-6905-5
Type :
conf
DOI :
10.1109/ICVD.1995.512116
Filename :
512116
Link To Document :
بازگشت