DocumentCode :
2271290
Title :
Coverage-directed test generation through automatic constraint extraction
Author :
Guzey, Onur ; Wang, Li.-C.
Author_Institution :
UC Santa Barbara, Santa Barbara
fYear :
2007
fDate :
7-9 Nov. 2007
Firstpage :
151
Lastpage :
158
Abstract :
Generating tests to achieve high coverage in simulation-based functional verification can be very challenging. Constrained-random and coverage-directed test generation methods have been proposed and shown with various degrees of success. In this paper, we propose a new tool built on top of an existing constrained random test generation framework. The goal of this tool is to extract constraints from simulation data for improving controllability of internal signals. We present two automatic constraint extraction algorithms. Extracted constraints can be put back into constrained test-bench to generate tests for simultaneously controlling multiple signals. We demonstrate the effectiveness and scalability of the constraint extraction tool based on experiments on OpenSparc T1 microprocessor.
Keywords :
constraint theory; formal verification; OpenSparc T1 microprocessor; automatic constraint extraction; constrained-random test generation; constraint extraction tool; coverage-directed test generation; simulation-based functional verification; Algorithm design and analysis; Automatic generation control; Automatic testing; Controllability; Data mining; Design engineering; Microprocessors; Scalability; Signal generators; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Level Design Validation and Test Workshop, 2007. HLVDT 2007. IEEE International
Conference_Location :
Irvine, CA
ISSN :
1552-6674
Print_ISBN :
978-1-4244-1480-2
Type :
conf
DOI :
10.1109/HLDVT.2007.4392805
Filename :
4392805
Link To Document :
بازگشت