DocumentCode :
2272110
Title :
Peak wake-up current estimation at gate-level with standard library information
Author :
Lee, Mu-Shun Matt ; Yi-Chu Liu ; Wu, Wan-Rong ; Liu, Yi-Chu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
4
Abstract :
In power gating designs, it is important to estimate the peak wake-up current at the design stages to avoid possible power issues.In this paper, an analytical approach is proposed to estimate the peak wake-up current of a given wake-up input pattern at gate level. The required information of the proposed approach can be directly obtained from existing library information without extra characterization, which can be easily inserted into existing EDA flow with little overhead.The extra effects of power switches on the current waveforms are also considered in the proposed approach, which significantly improve the estimation accuracy as demonstrated in the experiments.
Keywords :
CMOS integrated circuits; electronic engineering computing; power electronics; switches; EDA flow; library information; peak wake-up current estimation; power gating designs; power issues; power switches; Estimation; Libraries; Logic gates; Standards; Switches; Switching circuits; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
PENDING
Print_ISBN :
978-1-4577-2080-2
Type :
conf
DOI :
10.1109/VLSI-DAT.2012.6212629
Filename :
6212629
Link To Document :
بازگشت