DocumentCode :
2272115
Title :
False path exclusion in delay analysis of RTL-based datapath-controller designs
Author :
Nourani, Mehrdad ; Papachristou, Christos
Author_Institution :
Dept. of Electr. & Comput. Eng., Tehran Univ., Iran
fYear :
1996
fDate :
16-20 Sep 1996
Firstpage :
336
Lastpage :
341
Abstract :
We present an accurate delay estimation algorithm at the register transfer level. We introduce “resource binding” as an important source of false paths in a register transfer level structure. “Path mismatching” between two path segments may create another type of false path when the data path and controller interact. The existence and creation of such paths and their effect in delay analysis are discussed. We also introduce the Propagation Delay Graph (PDG), whose traversal, for delay analysis, is equivalent to the traversal of sensitizable paths in the datapath
Keywords :
graphs; high level synthesis; logic CAD; shift registers; PDG; Propagation Delay Graph; RTL based datapath controller designs; accurate delay estimation algorithm; delay analysis; false path exclusion; false paths; path mismatching; path segments; register transfer level; register transfer level structure; resource binding; sensitizable paths; Clocks; Data analysis; Delay estimation; Logic design; Performance analysis; Predictive models; Propagation delay; Timing; Wire; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1996, with EURO-VHDL '96 and Exhibition, Proceedings EURO-DAC '96, European
Conference_Location :
Geneva
Print_ISBN :
0-8186-7573-X
Type :
conf
DOI :
10.1109/EURDAC.1996.558226
Filename :
558226
Link To Document :
بازگشت