DocumentCode :
2272804
Title :
A hardware in the loop design methodology for FPGA system and its application to complex functions
Author :
Liang, Guixuan ; He, Danping ; Portilla, Jorge ; Riesgo, Teresa
Author_Institution :
Centro de Electron. Ind., Univ. Politec. de Madrid, Madrid, Spain
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
1
Lastpage :
4
Abstract :
In this work, a unified algorithm-architecture-circuit co-design environment for complex FPGA system development is presented. The main objective is to find an efficient methodology for designing a configurable optimized FPGA system by using as few efforts as possible in verification stage, so as to speed up the development period. A proposed high performance FFT/iFFT processor for Multiband Orthogonal Frequency Division Multiplexing Ultra Wideband (MB-OFDM UWB) system design process is given as an example to demonstrate the proposed methodology. This efficient design methodology is tested and considered to be suitable for almost all types of complex FPGA system designs and verifications.
Keywords :
OFDM modulation; fast Fourier transforms; field programmable gate arrays; formal verification; hardware-software codesign; logic design; multiplexing; optimisation; ultra wideband technology; MB-OFDM UWB system design process; complex FPGA system designs; complex FPGA system development; complex FPGA system verifications; complex functions; configurable optimized FPGA system; development period; hardware in the loop design methodology; iFFT processor; multiband orthogonal frequency division multiplexing ultra wideband system design process; unified algorithm-architecture-circuit co-design environment; verification stage; Algorithm design and analysis; Application software; Field programmable gate arrays; Hardware; Hardware design languages; Mathematical model; System analysis and design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation, and Test (VLSI-DAT), 2012 International Symposium on
Conference_Location :
Hsinchu
ISSN :
PENDING
Print_ISBN :
978-1-4577-2080-2
Type :
conf
DOI :
10.1109/VLSI-DAT.2012.6212666
Filename :
6212666
Link To Document :
بازگشت