Title :
BDD-based testability estimation of VHDL designs
Author :
Ferrandi, Fabrizio ; Fummi, Franco ; Macii, Enrico ; Poncino, Massimo ; Sciuto, Donatella
Author_Institution :
Dipartimento di Elettronica e inf., Politecnico di Milano, Italy
Abstract :
In this paper we present a method, based on symbolic ATPG techniques, that allows the designer to predict the testability of a control-oriented complex design specified as a set of interacting VHDL modules. Conversely from existing approaches, our method is purely functional, that is, it does not subsume the knowledge of a gate-level implementation of the system being analyzed. Therefore, it allows us to compute testability estimates with a high degree of accuracy for examples on which existing tools fail due to the enormous amount of information they have to handle when considering the structural implementation of the circuit under investigation. Preliminary experimental results demonstrate the effectiveness of the proposed technique
Keywords :
automatic testing; hardware description languages; logic CAD; logic testing; BDD-based testability estimation; VHDL designs; control-oriented complex design; gate-level implementation; symbolic ATPG techniques; Boolean functions; Circuit faults; Circuit synthesis; Circuit testing; Control system synthesis; Data structures; Logic testing; Network synthesis; System testing; Test pattern generators;
Conference_Titel :
Design Automation Conference, 1996, with EURO-VHDL '96 and Exhibition, Proceedings EURO-DAC '96, European
Conference_Location :
Geneva
Print_ISBN :
0-8186-7573-X
DOI :
10.1109/EURDAC.1996.558241