DocumentCode :
2274574
Title :
Flat-top flash annealing™ for advanced CMOS processing
Author :
Timans, Paul ; Xing, Gary ; Hamm, Silke ; McCoy, Steve ; Cibere, Joseph ; Stuart, Greg ; Camm, David
Author_Institution :
Mattson Technol., Inc., Fremont, CA, USA
fYear :
2012
fDate :
14-15 May 2012
Firstpage :
63
Lastpage :
68
Abstract :
Millisecond annealing (MSA) has proven to be very helpful for continued scaling of CMOS through its applications in forming highly activated ultra-shallow junctions (USJ) and reducing the thermal budget for nickel silicide contact annealing. As device scaling continues, new materials are being introduced, including high-K dielectrics, metal gates, strained channels and even new channel materials, including Ge and III-V semiconductors. This progress also requires ever-decreasing thermal budget, opening up new opportunities for millisecond annealing. Thermal budget constraints arise from the need to limit atomic diffusion and also to prevent undesirable phase transitions, strain relaxation or defect formation. Limits on the maximum process temperature make it desirable to enable process innovations by extending millisecond annealing beyond the traditional regime of <;1 ms anneal duration. This paper explores how such extended heating profiles can be obtained with the flash-assisted RTP™ technology, where rapid wafer preheating is combined with pulsed surface heating that has a flexible dwell time at the peak temperature, giving the unique ability to perform “soak” anneals in a millisecond time scale. This Flat-Top Flash Annealing™ can help with complex process issues, such as optimization of USJ processes, where there are interactions between dopant activation, diffusion and defect annealing, combined with constraints from device integration requirements. The technology also provides highly uniform and repeatable processing at high wafer throughput, which is essential for high volume manufacturing.
Keywords :
CMOS integrated circuits; III-V semiconductors; diffusion; electrical contacts; elemental semiconductors; germanium; heating; nickel alloys; rapid thermal annealing; semiconductor device manufacture; semiconductor technology; semiconductor-metal boundaries; silicon alloys; MSA; NiSi-Ge; USJ process; activated ultra-shallow junctions; advanced CMOS processing; atomic diffusion; channel materials; contact annealing; defect annealing; defect formation; device integration requirements; device scaling continues; dopant activation; flash-assisted RTPTM technology; flat-top flash annealing; flexible dwell time; heating profiles; high volume manufacturing; high-K dielectrics; metal gates; millisecond annealing; millisecond time scale; phase transitions; pulsed surface heating; soak anneals; strain relaxation; strained channels; thermal budget; wafer preheating; Abstracts; Doping; Heating; Rapid thermal annealing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2012 12th International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-1258-5
Electronic_ISBN :
978-1-4673-1256-1
Type :
conf
DOI :
10.1109/IWJT.2012.6212811
Filename :
6212811
Link To Document :
بازگشت