DocumentCode :
2274595
Title :
FDSOI: A solution to suppress boron deactivation in low temperature processed devices
Author :
Xu, C. ; Batude, P. ; Sklénard, B. ; Vinet, M. ; Mouis, M. ; Previtali, B. ; Liu, F.Y. ; Guerrero, J. ; Yckache, K. ; Rivallin, P. ; Mazzocchi, V. ; Cristoloveanu, S. ; Faynot, O. ; Poiroux, T.
Author_Institution :
LETI, CEA, Grenoble, France
fYear :
2012
fDate :
14-15 May 2012
Firstpage :
69
Lastpage :
72
Abstract :
The main challenge of Low Temperature (LT) Solid Phase Epitaxy (SPE) is the dopant deactivation during post activation anneal. For the first time, we demonstrate that, for LT-SPE activated Boron (B) on thin SOI substrates, B deactivation can be well controlled during post anneal at 400 °C-600 °C. This is achieved by locating the preamorphization induced end of range defects close to the Buried OXide (BOX), thus benefiting from the defect cutting off and sinking effect of the BOX. This offers the opportunity to use LT-SPE activation for dopant activation of the bottom and top FETs in LT 3D sequential integration. In addition, this allows ultra shallow junction to effectively beneficiate from an activation which is higher with LT SPE than with conventional high temperature (HT) spike anneal (1050°C). LT SPE B-doped ultra shallow junction (~10nm) with a sheet resistance of 900 Ω/□ was achieved, fulfilling the ITRS requirement for device scaling, down to 22nm node (1100 Ω/□).
Keywords :
amorphisation; annealing; boron; crowdions; cryogenic electronics; silicon-on-insulator; solid phase epitaxial growth; three-dimensional integrated circuits; FDSOI; LT 3D sequential integration; LT-SPE activated boron; LT-SPE activation; Si; Si:B; boron deactivation; buried oxide; conventional high temperature spike anneal; defect cutting off; dopant deactivation; low temperature processed devices; low temperature solid phase epitaxy; post activation anneal; range defects; sheet resistance; sinking effect; size 22 nm; temperature 1050 C; temperature 400 C to 600 C; thin SOI substrates; ultra shallow junction; Annealing; Boron; FETs; Junctions; Resistance; Silicon; Three dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2012 12th International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4673-1258-5
Electronic_ISBN :
978-1-4673-1256-1
Type :
conf
DOI :
10.1109/IWJT.2012.6212812
Filename :
6212812
Link To Document :
بازگشت