DocumentCode :
2275129
Title :
Revisiting the Cascade Circuit in Logic Cells of Lookup Table Based FPGAs
Author :
Woo, Nam-Sung
Author_Institution :
AT&T Bell Laboratories, New Jersey
fYear :
1995
fDate :
1995
Firstpage :
90
Lastpage :
96
Abstract :
This paper shows that cascade circuits in the logic cells of all current lookup table based FPGAs support only linear cascading chain and, as a result, contribute to long cascading delay. We present an enhanced cascade circuit that will reduce cascading delay significantly: from linear time to log time in terms of the number of logic cells cascaded. We show that the additional area for the new cascade circuit is very small. We discuss an interaction between architecture design decision and CAD (in particular, placement) for the design of dedicated routing structure for cascade signals between logic cells. We illustrate the advantage of the new cascade circuit with an example of 32-bit equality checking circuit.
Keywords :
Field programmable gate arrays; Logic arrays; Logic circuits; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Gate Arrays, 1995. FPGA '95. Proceedings of the Third International ACM Symposium on
Print_ISBN :
0-7695-2550-4
Type :
conf
DOI :
10.1109/FPGA.1995.242046
Filename :
1377266
Link To Document :
بازگشت