Title :
Structural and Electrical Properties of Ferroelectric-Gate Field-Effect-Transistors Using Au/(Bi,La)4Ti3O12/SrTa2O6/Si Structures
Author :
Jeon, Ho-Seung ; Kim, Jeong-Hwan ; Kim, Joo-Nam ; Park, Kwang-Hun ; Park, Byung-Eun
Abstract :
We fabricated the ferroelectric-gate field effect transistors (Fe-FETs) using a metal-ferroelectric-insulator-semiconductor (MFIS) structure as a gate configuration using (Bi,La)4Ti3O12 (BLT) and SrTa2O6 (STA) thin films. From the capacitance-voltage (C-V) measurements for MFIS capacitors, a hysteric shift with a clockwise direction was observed and the memory window width was about 1.5 V for the plusmn5 V bias sweep. The leakage current density was as low as 1x10-7 A/cm2 at 5 V. From drain current-gate voltage characteristics of the fabricated Fe-FETs, the obtained threshold voltage shift (memory window) of the device was about 0.5 V due to the ferroelectric nature of BLT film. The drain current-drain voltage characteristics of the fabricated FeFETs showed typical n-channel FETs characteristics.
Keywords :
MFIS structures; bismuth compounds; ferroelectric storage; ferroelectric thin films; gold; insulated gate field effect transistors; leakage currents; silicon; strontium compounds; Au-BiLaTi3O12-SrTa2O6-Si; BLT thin film; MFIS capacitors; STA thin film; capacitance-voltage measurements; drain current-gate voltage characteristics; electrical properties; ferroelectric-gate field-effect-transistors; gate configuration; hysteric shift; leakage current density; memory window; metal-ferroelectric-insulator-semiconductor structure; structural properties; threshold voltage shift; Capacitance measurement; Capacitance-voltage characteristics; Capacitors; Clocks; FETs; Ferroelectric materials; Gold; Leakage current; Thin film transistors; Threshold voltage;
Conference_Titel :
Applications of Ferroelectrics, 2007. ISAF 2007. Sixteenth IEEE International Symposium on
Conference_Location :
Nara
Print_ISBN :
978-1-4244-1334-8
Electronic_ISBN :
1099-4734
DOI :
10.1109/ISAF.2007.4393169