DocumentCode :
2275584
Title :
Area-Speed Tradeoffs for Hierarchical Field-Programmable Gate Arrays
Author :
Chan, Vi Cuong ; Lewis, David M.
Author_Institution :
University of Toronto
fYear :
1996
fDate :
1996
Firstpage :
51
Lastpage :
57
Abstract :
This paper investigates area-speed trade-offs for Hierarchical FPGA (HFPGA) architectures. Using a set of new CAD tools, we measured the timing performance of HFPGAs and conventional symmetrical FPGAs using data gathered from experiments on a subset of benchmark circuits from the Microelectronics Centre of North Carolina (MCNC). Experiments were also performed to determine the effect of timing optimized placements on routing channel requirements. These experiments demonstrate that HFPGAs can achieve both better area and speed than symmetrical FPGA architectures.
Keywords :
Computer architecture; Delay; Field programmable gate arrays; Logic arrays; Pins; Routing; Software tools; Switches; Table lookup; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Gate Arrays, 1996. FPGA '96. Proceedings of the 1996 ACM Fourth International Symposium on
Print_ISBN :
0-7695-2576-8
Type :
conf
DOI :
10.1109/FPGA.1996.242343
Filename :
1377286
Link To Document :
بازگشت