DocumentCode :
2275605
Title :
Technology Mapping of Sequential Circuits for LUT-Based FPGAs for Performance
Author :
Pan, Peichen ; Liu, C.L.
Author_Institution :
Clarkson University, Potsdam, NY
fYear :
1996
fDate :
1996
Firstpage :
58
Lastpage :
64
Abstract :
In this paper, we study the technology mapping problem for sequentail circuits for LUT-based FPGAs. The conventional approach for this problem is based on a technology mapping algorithm for combinational circuits while assuming the positions of the flip-flops are fixed. We propose a new approach in which FFs can be arbitrarily repositioned by retiming. We present an efficient technology mapping algorithm that produces a mapping solution with the minimum clock period for a circuit without loops under the unit dealy model. The algorithm is also extended to the general delay model, in which case it produces a mapping solution with a clock period at most an interconnect or LUT delay away from the minimum one. Note that the algorithm can also be used for circuits with loops by removing some of the FFs to break the loops before the application of the algorithm. The superiority of our approach is further demonstrated experimentally.
Keywords :
FPGAs; clock period; logic replication; look-up table; retiming; sequential circuits; technology mapping; Field programmable gate arrays; Sequential circuits; FPGAs; clock period; logic replication; look-up table; retiming; sequential circuits; technology mapping;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Gate Arrays, 1996. FPGA '96. Proceedings of the 1996 ACM Fourth International Symposium on
Print_ISBN :
0-7695-2576-8
Type :
conf
DOI :
10.1109/FPGA.1996.242344
Filename :
1377287
Link To Document :
بازگشت