DocumentCode :
2275959
Title :
A folded floating-gate differential pair for low-voltage applications
Author :
Minch, Bradley A.
Author_Institution :
Sch. of Electr. Eng., Cornell Univ., Ithaca, NY, USA
Volume :
4
fYear :
2000
fDate :
2000
Firstpage :
253
Abstract :
the author presents a new folded differential pair topology that is suitable for low-voltage applications. The new differential pair is made from floating-gate MOS (FGMOS) transistors and simultaneously provides a rail-to-rail common-mode input voltage range with a high rejection of the common-mode input voltage by keeping the sum of the two output currents fixed. Moreover, when biased in weak or moderate inversion, the allowable output voltage swing is also almost from rail-to-rail. The author discusses the operation of the circuit and some of the trade-offs involved in its design. He also shows experimental measurements from a version of the circuit, operating on a single 1.8 V power supply, that was breadboarded from transistors fabricated in a 1.2 μm double-poly n-well CMOS process
Keywords :
CMOS analogue integrated circuits; differential amplifiers; linear network analysis; low-power electronics; operational amplifiers; 1.2 micron; 1.8 V; LV applications; OTA; common-mode input voltage rejection; double-poly n-well CMOS process; floating-gate MOS transistors; folded differential pair topology; folded floating-gate differential pair; large-signal analysis; low-voltage applications; op amps; rail-to-rail common-mode input voltage range; Circuits; Differential amplifiers; MOS devices; MOSFETs; Operational amplifiers; Rail to rail outputs; Threshold voltage; Topology; Transconductance; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.858736
Filename :
858736
Link To Document :
بازگشت