Title :
An integrated environment for HDL verification
Author :
York, Gary ; Mueller-Thuns, Robert ; Pate, Jagat ; Beatty, Derek
Author_Institution :
Cadence Berkeley Lab., Cadence Design Syst. Inc., San Jose, CA, USA
Abstract :
The functional verification of a digital design is an expensive step in the design process. As designs become more complex, simulation is challenged throughout the design and verification process, both at the low level (implementation verification), to show that a low level implementation implements a higher-level specification, and at the high level (design verification), to show that a design complies with some abstract specification. In both areas, formal methods can extend the reach of simulation: for implementation verification, equivalence checking is used to show that two circuits are functionally the same in some well defined sense. For design verification, model checking and other property checking techniques serve as a smart simulator. This paper describes Forte, a formal verification prototype that integrates formal verification and simulation. Forte fits into a standard top-down design flow using standard HDL´s such as Verilog-HDL and VHDL, and works well with synthesis. Forte includes traditional and symbolic simulation, combinational and sequential equivalence, and CTL model checking. We discuss its design and implementation, and illustrate the utility of combining formal verification and simulation using an example. Moreover, Forte´s object-oriented design makes it an ideal platform for rapidly evaluating new ideas in verification
Keywords :
computer architecture; formal specification; formal verification; hardware description languages; object-oriented programming; software tools; virtual machines; CTL model checking; HDL verification; VHDL; Verilog-HDL; combinational equivalence; digital design verification; equivalence checking; formal methods; formal verification; formal verification prototype; functional verification; higher-level specification; integrated environment; model checking; object-oriented design; property checking; sequential equivalence; simulation; smart simulator; specification; symbolic simulation; top-down design flow; Design methodology; Formal verification; Hardware design languages; Laboratories; Object oriented modeling; Process design; Prototypes; Refining; Rivers; Virtual prototyping;
Conference_Titel :
Verilog HDL Conference, 1995. Proceedings., 1995 IEEE International
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-7082-7
DOI :
10.1109/IVC.1995.512463