DocumentCode :
2276411
Title :
Properties of isolation liner and electrical characteristics of high aspect ratio TSV in 3D stacking technology
Author :
Jung, DeokYoung ; Moon, Kwang-Jin ; Park, Byung-Lyul ; Choi, Gilheyun ; Kang, Ho-Kyu ; Chung, Chilhee ; Jung, DeokYoung ; Rho, Yonghan
Author_Institution :
Process Dev. Team, Samsung Electron. Co. Ltd., Yongin, South Korea
fYear :
2012
fDate :
15-17 May 2012
Firstpage :
198
Lastpage :
200
Abstract :
As semiconductor performance improvements through device scale-down becomes more difficult, 3D chip stacking technology with TSVs (Through Silicon Via) is becoming an increasingly attractive solution to achieve higher system performances by way of higher bandwidth, smaller form factor and lower power consumption. Such increase in performance using TSV aided 3D chip stacking technology applies not only to homogenous chip stacking but to heterogeneous chip stacking (e.g. memory device on logic) as well, making it ideal for such applications in high performance mobile devices.
Keywords :
three-dimensional integrated circuits; 3D stacking technology; TSV aided 3D chip stacking technology; attractive solution; device scale-down; electrical characteristics; form factor; heterogeneous chip stacking; high aspect ratio TSV; homogenous chip stacking; isolation liner; mobile device; semiconductor performance; through silicon via; Films; Performance evaluation; Silicon; Stacking; Thermal stability; Three dimensional displays; Through-silicon vias; Breakdown voltage; Capacitance; Isolation liner; TSV; step-coverage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference (ASMC), 2012 23rd Annual SEMI
Conference_Location :
Saratoga Springs, NY
ISSN :
1078-8743
Print_ISBN :
978-1-4673-0350-7
Type :
conf
DOI :
10.1109/ASMC.2012.6212888
Filename :
6212888
Link To Document :
بازگشت