Title :
Observing your Verilog-XL simulation from 30,000 feet: using high level views of simulations to improve debug productivity
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Abstract :
Describes a method to improve simulation debugging throughput by the examination of simulation results at higher levels of abstraction than are generally used by most designers today. As ASIC designs become more and more complex, these kind of techniques will play an increasingly important role in the faster detection and repair of intricate problems within large design descriptions. This paper examines current debugging techniques and contrasts them to a debugging method utilizing higher-level views of simulations. Ways of creating these higher-levels views in Verilog today are discussed, together with a description of technology that can assist in this area. Examples of these views are also presented
Keywords :
application specific integrated circuits; computer debugging; hardware description languages; virtual machines; ASIC designs; Verilog-XL simulation; abstraction levels; debug productivity; high level views; large design descriptions; problem detection; repair; simulation debugging throughput; Application specific integrated circuits; Circuit simulation; Data mining; Debugging; Decoding; Error correction codes; Graphics; Hardware design languages; Packaging; Productivity;
Conference_Titel :
Verilog HDL Conference, 1995. Proceedings., 1995 IEEE International
Conference_Location :
Santa Cruz, CA
Print_ISBN :
0-8186-7082-7
DOI :
10.1109/IVC.1995.512501