DocumentCode :
2278891
Title :
Real-time on-board bus testing
Author :
Floyd, Jeffery A. ; Perry, Matt
Author_Institution :
Semicond Product Center, Motorola Inc., Austin, TX, USA
fYear :
1995
fDate :
30 Apr-3 May 1995
Firstpage :
140
Lastpage :
145
Abstract :
This paper will define and describe a methodology for testing wide buses in real-time at speed. In today´s environment, computer buses are growing along with system clock speeds. These wide high-speed buses require special attention at time of board layout and analysis. Characterization of tests on a bus at high-speed cause unnecessary problems of tester interference. For example, the addition of capacitance by a logic analyzer is detrimental to the circuit performance. We have developed a technique to allow full-fault testing of these wide buses at multiple speeds, in real-time, without tester interference, using pseudo-random pattern generation, and allowing multiple seed and characteristic equations. This technique of testing the bus in a real-life environment allows the test engineer to evaluate the design in various operating environments with little or no undue influence on the design. We accomplish this by using the IEEE JTAG protocol to control and access the test logic
Keywords :
automatic testing; logic testing; protocols; real-time systems; system buses; IEEE JTAG protocol; board layout; characteristic equations; clock speeds; computer buses; full-fault testing; multiple seed; multiple speeds; on-board bus testing; operating environments; pseudo-random pattern generation; wide buses; Capacitance; Character generation; Circuit optimization; Circuit testing; Clocks; Data buses; Interference; Logic circuits; Logic testing; Performance analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1995. Proceedings., 13th IEEE
Conference_Location :
Princeton, NJ
ISSN :
1093-0167
Print_ISBN :
0-8186-7000-2
Type :
conf
DOI :
10.1109/VTEST.1995.512629
Filename :
512629
Link To Document :
بازگشت