DocumentCode
2279093
Title
Reliability evaluation of combinational logic circuits by symbolic simulation
Author
Bogliolo, Alessandro ; Damiani, Maurizio ; Olivo, Piero ; Riccó, Bruno
Author_Institution
DEIS, Bologna Univ., Italy
fYear
1995
fDate
30 Apr-3 May 1995
Firstpage
235
Lastpage
242
Abstract
This paper presents new algorithms for evaluating the reliability of fault-tolerant combinational logic circuits. In order to model the effects of multiple faults on circuit functionality, we use fault indicators as control variables. We use BDD-based symbolic simulation to avoid the explicit enumeration of faults. We present experimental results on fault-tolerant implementations of several mcnc benchmark circuits. They show that undetectable multiple faults have a large impact on the reliability of fault-tolerant circuits
Keywords
VLSI; circuit analysis computing; combinational circuits; digital simulation; integrated circuit reliability; logic CAD; BDD-based symbolic simulation; VLSI; circuit functionality; control variables; fault indicators; fault-tolerant combinational logic circuits; mcnc benchmark circuits; reliability evaluation; undetectable multiple faults; Binary decision diagrams; Boolean functions; Circuit faults; Circuit simulation; Circuit testing; Combinational circuits; Fault tolerance; Logic; Redundancy; Vectors;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Test Symposium, 1995. Proceedings., 13th IEEE
Conference_Location
Princeton, NJ
ISSN
1093-0167
Print_ISBN
0-8186-7000-2
Type
conf
DOI
10.1109/VTEST.1995.512643
Filename
512643
Link To Document