DocumentCode :
2281797
Title :
A hold-up time compensation circuit for PWM front-end dc/dc converters
Author :
Yi, Kang-Hyun ; Cho, In-Ho ; Kim, Bong-Chul ; Moon, Gun-Woo
Author_Institution :
Div. of EE, KAIST, Daejeon, South Korea
fYear :
2009
fDate :
20-24 Sept. 2009
Firstpage :
2901
Lastpage :
2904
Abstract :
A hold-up time compensation circuit is proposed to get high efficiency of the front-end dc-dc converter. The proposed circuit can make the front-end dc-dc converter built with 0.5 duty ratio so that the conduction loss of the primary side and voltage stress across rectifier in the secondary side are reduced and the higher efficiency can be obtained. Furthermore, the requirement of an output filter significantly can diminish due to the perfect filtered waveform. A 12 V/100A prototype has been made and experimental results are given to verify the theoretic analysis and detailed features.
Keywords :
DC-DC power convertors; PWM power convertors; PWM front-end dc-dc converters; current 100 A; hold-up time compensation circuit; voltage 12 V; Front-end dc/dc converter; Hold up time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Energy Conversion Congress and Exposition, 2009. ECCE 2009. IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2893-9
Electronic_ISBN :
978-1-4244-2893-9
Type :
conf
DOI :
10.1109/ECCE.2009.5316483
Filename :
5316483
Link To Document :
بازگشت