DocumentCode :
228235
Title :
FPGA implementation of PN-sequence generator with binary chaos synchronization
Author :
Sudhakar, J. ; Shaik, Firoz Basha ; Hari, J.
Author_Institution :
Vignan´s Inst. of Eng. for Women, Vishakapatnam, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
7
Abstract :
Pseudo random sequences (PN-sequences) are widely used in communication systems. They are often generated by discrete time binary automata like the LFSR (linear feedback shift register). Chaotic maps were considered as an effective alternative for generating PN- sequences. One specific motivation for this choice is the theoretically infinite state space expected to produce infinitely long periods and the existence of the chaos synchronization properties which opens a novel perspective to otherwise complex and power consuming PN-acquisition schemes based on correlating the received sequence with a local reference.
Keywords :
chaos generators; field programmable gate arrays; random number generation; synchronisation; FPGA implementation; PN sequence generator; binary chaos synchronization; chaotic maps; pseudorandom sequence generation; Computers; Cryptography; Generators; Radiation detectors; PN; Sequence-Chaotic; synchronization-cryptography;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892516
Filename :
6892516
Link To Document :
بازگشت