Title :
Asynchronous IC interconnect network design and implementation using a standard ASIC flow
Author :
Quinton, Bradley R. ; Greenstreet, Mark R. ; Wilton, Steven J E
Author_Institution :
Dept. of Electr. & Comput. Eng., British Columbia Univ., Vancouver, BC, Canada
Abstract :
The implementation of interconnect is becoming a significant challenge in modern IC design. Both synchronous and asynchronous strategies have been suggested to manage this problem. Creating a low skew clock tree for synchronous inter-block pipeline stages is a significant challenge. Asynchronous interconnect does not require a global clock, and therefore, it has a potential advantage in terms of design effort. This paper presents an asynchronous interconnect design that can be implemented using a standard ASIC flow. This design is considered in the context of a simple interconnect network. The results demonstrate that there is a region of the design space where the implementation provides an advantage over a synchronous interconnect. A detailed comparison of power, area and latency of the two strategies is also provided for a range of IC scenarios.
Keywords :
application specific integrated circuits; asynchronous circuits; circuit CAD; integrated circuit design; integrated circuit interconnections; ASIC flow; IC design; IC interconnect network design; asynchronous interconnect design; skew clock tree; synchronous inter-block pipeline stages; synchronous interconnects; Application specific integrated circuits; Clocks; Delay; Design automation; Integrated circuit interconnections; Pipeline processing; Protocols; Registers; Repeaters; Wire;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2005. ICCD 2005. Proceedings. 2005 IEEE International Conference on
Print_ISBN :
0-7695-2451-6
DOI :
10.1109/ICCD.2005.30