DocumentCode :
2282936
Title :
Hardware efficient LBIST with complementary weights
Author :
Lai, Liyang ; Patel, Janak H. ; Rinderknecht, Thomas ; Wu-Teng Cheng
Author_Institution :
Illinois Univ., Urbana, IL, USA
fYear :
2005
fDate :
2-5 Oct. 2005
Firstpage :
479
Lastpage :
481
Abstract :
In this paper, a novel logic BIST (built-in self test) scheme with complementary weights is proposed. The BIST implementation combines random patterns with complementary-weight weighted patterns. A heuristic algorithm based on deterministic test set is developed to compute weight set with complementary weights. Hardware similar to bit-flipping is used to produce complementary weights. For random resistant ISCAS circuits, complete fault coverage can be achieved with very low hardware overhead. Experiments show that two complementary weights are sufficient for weighted random pattern testing and it presents a novel direction for exploiting weighted patterns.
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; integrated circuit testing; logic testing; bit-flipping; built-in self test scheme; complementary weight weighted patterns; deterministic test set; fault coverage; heuristic algorithm; logic BIST; random resistant ISCAS circuits; weighted random pattern testing; Broadcasting; Built-in self-test; Counting circuits; Decoding; Fault detection; Hardware; Logic; Signal generators; Switches; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2005. ICCD 2005. Proceedings. 2005 IEEE International Conference on
Print_ISBN :
0-7695-2451-6
Type :
conf
DOI :
10.1109/ICCD.2005.63
Filename :
1524196
Link To Document :
بازگشت