DocumentCode :
2283187
Title :
A low-overhead virtual rail technique for SRAM leakage power reduction
Author :
Kuang, J.B. ; Ngo, H.C. ; Nowka, K.J. ; Law, J.C. ; Joshi, R.V.
Author_Institution :
IBM Austin Res. Lab., TX, USA
fYear :
2005
fDate :
2-5 Oct. 2005
Firstpage :
574
Lastpage :
579
Abstract :
We propose a virtual supply rail control technique that reduces SRAM leakage. This method encompasses a cell-based image, serial tiling, pitch matching, small drive device overhead, and controlled power-on currents while incurring small circuit overhead. A virtual rail cell contains both the sleep transistor fingers and input/output drive transistors. The usual overhead associated with the drive circuit that controls the sleep transistors is significantly reduced due to reduced wire load and improved drive efficiency. This technique provides gradual power-on characteristics and good signal slews while effectively mitigating leakage current, maintaining read/write speed and achieving power-on latency compatible with high-performance designs.
Keywords :
SRAM chips; leakage currents; low-power electronics; transistors; SRAM leakage; circuit overhead; drive circuit; leakage current; leakage power reduction; sleep transistors; virtual supply rail control technique; wire load; Circuits; Delay; Inverters; Laboratories; Load flow; Performance analysis; Rails; Random access memory; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 2005. ICCD 2005. Proceedings. 2005 IEEE International Conference on
Print_ISBN :
0-7695-2451-6
Type :
conf
DOI :
10.1109/ICCD.2005.11
Filename :
1524209
Link To Document :
بازگشت