• DocumentCode
    2283388
  • Title

    Liquid SIMD: Abstracting SIMD Hardware using Lightweight Dynamic Mapping

  • Author

    Clark, Nathan ; Hormati, Amir ; Yehia, Sami ; Mahlke, Scott ; Flautner, Krisztián

  • Author_Institution
    Adv. Comput. Archit. Lab., Michigan Univ., Ann Arbor, MI
  • fYear
    2007
  • fDate
    10-14 Feb. 2007
  • Firstpage
    216
  • Lastpage
    227
  • Abstract
    Microprocessor designers commonly utilize SIMD accelerators and their associated instruction set extensions to provide substantial performance gains at a relatively low cost for media applications. One of the most difficult problems with using SIMD accelerators is forward migration to newer generations. With larger hardware budgets and more demands for performance, SIMD accelerators evolve with both larger data widths and increased functionality with each new generation. However, this causes difficult problems in terms of binary compatibility, software migration costs, and expensive redesign of the instruction set architecture. In this work, we propose Liquid SIMD to decouple the instruction set architecture from the SIMD accelerator. SIMD instructions are expressed using a processor´s baseline scalar instruction set, and light-weight dynamic translation maps the representation onto a broad family of SIMD accelerators. Liquid SIMD effectively bypasses the problems inherent to instruction set modification and binary compatibility across accelerator generations. We provide a detailed description of changes to a compilation framework and processor pipeline needed to support this abstraction. Additionally, we show that the hardware overhead of dynamic optimization is modest, hardware changes do not affect cycle time of the processor, and the performance impact of abstracting the SIMD accelerator is negligible. We conclude that using dynamic techniques to map instructions onto SIMD accelerators is an effective way to improve computation efficiency, without the overhead associated with modifying the instruction set
  • Keywords
    instruction sets; parallel processing; Liquid SIMD; SIMD accelerator; baseline scalar instruction set; dynamic mapping; dynamic optimization; instruction set architecture; microprocessor design; Acceleration; Application software; Computer aided instruction; Computer architecture; Costs; Delay; Hardware; Instruction sets; Microprocessors; Performance gain;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    High Performance Computer Architecture, 2007. HPCA 2007. IEEE 13th International Symposium on
  • Conference_Location
    Scottsdale, AZ
  • Print_ISBN
    1-4244-0805-9
  • Electronic_ISBN
    1-4244-0805-9
  • Type

    conf

  • DOI
    10.1109/HPCA.2007.346199
  • Filename
    4147662