DocumentCode :
228366
Title :
Loading of soft core processor using soft core UART at run time
Author :
Bhor, Priyanka Balu ; Priya, R. Arokia ; Malathi, P.
Author_Institution :
D.Y. PCOE, Pune, India
fYear :
2014
fDate :
1-2 Aug. 2014
Firstpage :
1
Lastpage :
5
Abstract :
Soft-core processor´s implemented on an FPGA are now days becoming very economical. These can be customized according to special needs and demands. Customization according to the application can be done using soft-core´s. But there exists a lot of overhead in reimplementing and downloading the core again to the FPGA, if in case any changes are required in the code. Hence a new technique to overcome this drawback is proposed here. This system is made up of three vital blocks. First is the soft-core UART. Second is the tool for writing assembly code at the user end. Third is the processor coded in verilog on an FPGA. The GUI will compile the assembly code and will send it through UART to the FPGA, where the processor is implemented. This way the processor can be loaded at run time.
Keywords :
assembly language; computer interfaces; field programmable gate arrays; hardware description languages; instruction sets; microprocessor chips; FPGA; Verilog; assembly code; run time; soft core UART; soft core processor loading; Computers; Encoding; Field programmable gate arrays; Reliability; MIPS processor; UART; soft-core;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Engineering and Technology Research (ICAETR), 2014 International Conference on
Conference_Location :
Unnao
ISSN :
2347-9337
Type :
conf
DOI :
10.1109/ICAETR.2014.7012842
Filename :
7012842
Link To Document :
بازگشت