DocumentCode :
228367
Title :
Keeper topology for optimization of power delay product
Author :
Deepa, K. ; Deepika, K.S.
Author_Institution :
Dept. of ECE, KPR Inst. of Eng. & Technol., Coimbatore, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
5
Abstract :
Dynamic domino logic circuits are widely used in modern digital VLSI circuits. These dynamic circuits are often favored in high performance designs because of the speed advantage offered over static CMOS logic circuits. The main drawbacks of dynamic logic are lack of design automation and less tolerance to noise. In performance-critical applications, Domino logic is widely employed since it has a lower delay at the cost of reduced noise immunity, compared with static CMOS logic but still it is not preferred much for practical applications mainly due to delay variations and large power dissipation. In this work, a new circuit technique based on keeper topology is presented for simultaneously reducing power consumption and delay variation thereby enhancing evaluation speed and noise immunity in deep submicron technology (DSM). The proposed technique modifies the Single Vt domino logic circuit with keeper. Ground, power supply and threshold voltages are simultaneously optimized to minimize the power delay product (PDP). The proposed techniques are compared by performing detailed transistor simulations on benchmark circuits such as two input OR gate and three input AND gate using Micro wind 3 and DSCH3 CMOS layout CAD tools.
Keywords :
CMOS logic circuits; VLSI; circuit optimisation; integrated circuit layout; logic gates; low-power electronics; network topology; power supply circuits; DSCH3 CMOS layout CAD tool; Micro wind 3 tool; Single Vt domino logic circuit; deep submicron technology; digital VLSI circuits; dynamic domino logic circuits; ground voltages; keeper topology; power consumption; power delay product; power supply voltages; three input AND gate; threshold voltages; two input OR gate; CMOS integrated circuits; CMOS technology; Delays; Logic gates; Transistors; DSM; Domino logic; Dynamic power; Power delay product;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892580
Filename :
6892580
Link To Document :
بازگشت