DocumentCode :
228401
Title :
Improved power supply rejection (PSR) digital comparator based Flash analog to digital converter (FADC)
Author :
Palsodkar, Prachi ; Dakhole, P.K. ; Palsodkar, Prasanna
Author_Institution :
Dept. of Electron. Eng., YCCE, Nagpur, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
5
Abstract :
In this paper Flash ADC is designed using improved PSR digital comparator approach for effective speed and power improvement by eliminating complete resistive ladder circuit. Comparator used in this design is with improved power supply rejection ratio compared to TIQ (threshold inverter quantization) comparators. Additional clocking strategy is incorporated which leads to elimination of sample and hold circuit. Thermometer to binary decoder with low power consumption, less area & short critical path is selected for the design of low power high speed FADC. Presence of bubble error reduces output correction capability. An advanced bubble error correction scheme is proposed associated with Multiplexer based decoder.
Keywords :
analogue-digital conversion; clocks; comparators (circuits); invertors; FADC; PSR digital comparator approach; TIQ comparators; binary decoder; bubble error correction scheme; clocking strategy; flash ADC; improved power supply rejection ratio; multiplexer based decoder; resistive ladder circuit; sample and hold circuit; thermometer; threshold inverter quantization comparators; Decoding; Indium phosphide; Inverters; Power demand; Read only memory; Signal to noise ratio; Digitalized; Flash ADC; Mux; TIQ;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892595
Filename :
6892595
Link To Document :
بازگشت