DocumentCode :
2284509
Title :
A delay line loop for frequency synthesis of de-skewed clock
Author :
Waizman, A.
Author_Institution :
Intel Israel Design Center, Haifa, Israel
fYear :
1994
fDate :
16-18 Feb. 1994
Firstpage :
298
Lastpage :
299
Abstract :
For microprocessors operating at 50 MHz or more, it is important to generate the internal clock (CLK) signal with minimal skew relative to the system clock, XCLK. In addition, speed improvements of silicon technology enable internal microprocessor clocking at a faster rate than the external bus. In this paper a fully-integrated delay line loop (DLL) clock generator circuit is used to perform frequency synthesis multiplication by N(f/sub CLK/=N/spl middot/f/sub XCLK/) of a de-skewed 50% duty-cycle CLK. The DLL offers mostly-digital implementation of an analog function with robustness and simplicity. The first version of the DLL was fully integrated on a RISC microprocessor chip and, later, on a cache-controller chip.<>
Keywords :
clocks; delay lines; frequency multipliers; frequency synthesizers; microprocessor chips; 50 MHz; RISC microprocessor chip; analog function; cache-controller chip; clock generator circuit; de-skewed clock; delay line loop; digital implementation; duty-cycle; frequency synthesis multiplication; internal clock signal; silicon technology; system clock; Clocks; Delay lines; Frequency locked loops; Frequency synthesizers; Integrated circuit synthesis; Microprocessors; Robustness; Signal generators; Signal synthesis; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1994. Digest of Technical Papers. 41st ISSCC., 1994 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-1844-7
Type :
conf
DOI :
10.1109/ISSCC.1994.344633
Filename :
344633
Link To Document :
بازگشت