DocumentCode :
228489
Title :
Improved fused floating point add-subtract unit for FFT implementation
Author :
Palsodkar, Prasanna ; Gurjar, Ajay
Author_Institution :
Dept. of Electron. Eng., Yeshwantrao Chavan Coll. of Eng., Nagpur, India
fYear :
2014
fDate :
13-14 Feb. 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper describes the design and implementation of user defined fused floating-point arithmetic operations that can be used to implement Radix 2 Fast Fourier Transform (FFT) for complex numbers used in Digital Signal Processing (DSP-C) processors. The design is implemented and simulated by targeting Xilinx vertex 5 FPGA device. This paper describes the optimization of fused floating point modules in terms of area, delay, power and energy. Here we have achieved reduction in area (in terms of LUT required) by 27.09%, reduced delay by 17.10%, reduction in power consumption by 11 % and energy is reduced by 26.22% as compared to discrete implementation.
Keywords :
adders; circuit optimisation; digital signal processing chips; fast Fourier transforms; field programmable gate arrays; floating point arithmetic; integrated circuit design; logic design; low-power electronics; power consumption; DSP-C processors; FFT implementation; LUT; Radix 2 fast fourier transform; Xilinx vertex 5 FPGA device; digital signal processing; fused floating point add-subtract unit; fused floating point modules; power consumption; user defined fused floating-point arithmetic operations; Adders; Delays; Digital signal processing; Performance evaluation; Reduced order systems; Table lookup; Area; DSP; Delay; FFT; Floating point; Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Communication Systems (ICECS), 2014 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-2321-2
Type :
conf
DOI :
10.1109/ECS.2014.6892640
Filename :
6892640
Link To Document :
بازگشت