DocumentCode :
2285503
Title :
An SOI-DRAM with wide operating voltage range by CMOS/SIMOX technology
Author :
Suma, K. ; Tsuruda, T. ; Hidaka, Hideto ; Eimori, T. ; Oashi, T. ; Yamaguchi, Yoshio ; Iwamatsu, Takanori ; Hirose, Masanobu ; Fujishima, Kenzaburo ; Inoue, Yasuyuki ; Nishimura, T. ; Yoshihara, Tatsuhiko
Author_Institution :
Mitsubishi Electr. Corp., Itami, Japan
fYear :
1994
fDate :
16-18 Feb. 1994
Firstpage :
138
Lastpage :
139
Abstract :
For future ULSI DRAMs beyond the 256 Mb generation, several circuit techniques and memory cell structures have been proposed to meet the requirement of high performance at low voltage. These solutions frequently involve complicated processing steps and/or the ultimate limitations of current Si-MOS devices. DRAM on silicon on insulator (SOI) substrate is a more simple solution to the problem. Thin-film SOI structures with isolation by implanted oxygen (SIMOX) process are under investigation for SRAM and logic. A SOI-DRAM test device with 100 nm thick SOI film has been fabricated in 0.5 /spl mu/m CMOS/SIMOX technology. With this 64 kb SOI-DRAM the bit-line to memory cell capacitance ratio Cb/Cs is reduced by 25% compared with the reference bulk-Si DRAM, because of the decreased junction capacitance. RAS access time tRAC is 70 ns at 2.7 VVcc, as fast as the equivalent bulk-Si device at 4 VVcc. The clock timing in this DRAM is not optimized, so access time should improve with well-tuned clocks. The boosted-level generator with body-contact structure enhances the upper Vcc margin and the reduced body-effect of sense-amplifier transistors improves the lower Vcc margin. The SOI-DRAM has an operating Vcc range from 2.3 V to 4.0 V.<>
Keywords :
CMOS integrated circuits; DRAM chips; SIMOX; silicon; 0.5 micron; 100 nm; 2.3 to 4 V; 64 kbit; 70 ns; CMOS/SIMOX technology; SOI DRAM; SOI substrate; Si; bit-line to memory cell capacitance ratio; body-contact structure; boosted-level generator; dynamic RAM; junction capacitance; low voltage operation; memory cell structures; thin-film SOI structures; wide operating voltage range; CMOS technology; Capacitance; Circuits; Clocks; Low voltage; Random access memory; Silicon on insulator technology; Substrates; Transistors; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1994. Digest of Technical Papers. 41st ISSCC., 1994 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-1844-7
Type :
conf
DOI :
10.1109/ISSCC.1994.344698
Filename :
344698
Link To Document :
بازگشت