DocumentCode :
2286363
Title :
Device-level reliability of several full adder cells
Author :
Ibrahim, Walid ; Beiu, Valeriu
Author_Institution :
Fac. of Inf. Technol., United Arab Emirates Univ., Abu Dhabi, United Arab Emirates
fYear :
2010
fDate :
17-20 Aug. 2010
Firstpage :
1082
Lastpage :
1087
Abstract :
The emerging of smart, battery operated, handheld mobile electronics (e.g., PDA, notebooks, mobile phones), and the widespread use of wireless sensor networks have raised the demand for ultra-low power electronics. The scaling of CMOS devices deep into the nano-regime brings promise for smaller, faster, and cheaper computing systems. However, it also leads to several challenges including power consumption and dynamic parameters fluctuations/variations, as well as intrinsic and extrinsic noises, with significant effects on the novel power-reliability tradeoff. This paper studies the effect of threshold voltage variations on the reliability of five full adder cells. It starts from the device-level by estimating the effects threshold voltage variations play on the reliability of scaled CMOS transistors. These estimations are then used to accurately calculate the reliability of the Sum and Carry-out signals of the five full adder cells under investigation. The simulation results show that the five full adders have reliabilities which are quite similar and mimic the reliability of the elementary devices, hence being strongly influenced by these.
Keywords :
CMOS integrated circuits; adders; integrated circuit reliability; low-power electronics; CMOS devices; device-level reliability; full adder cells; power consumption; ultra low power electronics; wireless sensor networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2010 10th IEEE Conference on
Conference_Location :
Seoul
ISSN :
1944-9399
Print_ISBN :
978-1-4244-7033-4
Electronic_ISBN :
1944-9399
Type :
conf
DOI :
10.1109/NANO.2010.5697865
Filename :
5697865
Link To Document :
بازگشت