DocumentCode :
2286399
Title :
Adaptive Chip-Package Thermal Analysis for Synthesis and Design
Author :
Yang, Yonghong ; Gu, Zhenyu ; Changyun Zhu ; Shang ; Dick, Robert P.
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, Ont.
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
Ever-increasing integrated circuit (IC) power densities and peak temperatures threaten reliability, performance, and economical cooling. To address these challenges, thermal analysis must be embedded within IC synthesis. However, detailed thermal analysis requires accurate three-dimensional chip-package heat flow analysis. This has typically been based on numerical methods that are too computationally intensive for numerous repeated applications during synthesis or design. Thermal analysis techniques must be both accurate and fast for use in IC synthesis. This article presents a novel, accurate, incremental, self-adaptive, chip-package thermal analysis technique, called ISAC, for use in IC synthesis and design. It is common for IC temperature variation to strongly depend on position and time. ISAC dynamically adapts spatial and temporal modeling granularity to achieve high efficiency while maintaining accuracy. Both steady-state and dynamic thermal analysis are accelerated by the proposed heterogeneous spatial resolution adaptation and temporally decoupled element time marching techniques. Each technique enables orders of magnitude improvement in performance while preserving accuracy when compared with other state-of-the-art adaptive steady-state and dynamic IC thermal analysis techniques. Experimental results indicate that these improvements are sufficient to make accurate dynamic and static thermal analysis practical within the inner loops of IC synthesis algorithms. ISAC has been validated against reliable commercial thermal analysis tools using industrial and academic synthesis test cases and chip designs. It has been implemented as a software package suitable for integration in IC synthesis and design flows and has been publicly released
Keywords :
integrated circuit design; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; thermal analysis; 3D chip-package heat flow analysis; academic synthesis test cases; chip-package thermal analysis; heterogeneous spatial resolution adaptation; industrial synthesis test cases; integrated circuit cooling; integrated circuit peak temperatures; integrated circuit power densities; integrated circuit reliability; integrated circuit synthesis; software package; temporally decoupled element time marching; Acceleration; Algorithm design and analysis; Cooling; Integrated circuit reliability; Integrated circuit synthesis; Performance analysis; Power generation economics; Spatial resolution; Steady-state; Temperature dependence;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.243742
Filename :
1657007
Link To Document :
بازگشت