Title :
An efficient pipelined VLSI implementation of rank order filter
Author :
Chen, Chun-Te ; Chen, Liang-Gee ; Chiueh, TztDar ; Hsiao, Jue-Hsuan
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
An efficient pipelined VLSI implementation of rank order filter based on the ordering property is proposed. In the previous works, this filter required many iterations in the bit-serial implementation of the positive Boolean function (PBF) and used a large number of counters, comparators and many AND-OR logic array inputs in a parallel architecture to output an M-th order sample. This limited the real-time applications for large window size. Based on the ordering property of the values of the elements in the m-array, we proposed a pipeline architecture to fold the parallel data flow in order to reduce the hardware complexity without loss of performance. The proposed design can also realize the concurrent search method for the PBF to output an M-th order sample. Compared with previous works, the hardware complexity is reduced from O(2r) to O(2r/2) area-time complexity and the latency approaches that of a parallel implementation
Keywords :
Boolean functions; VLSI; digital filters; filtering and prediction theory; pipeline processing; area-time complexity; concurrent search method; hardware complexity; latency; nonlinear filter; ordering property; parallel data flow; pipeline architecture; pipelined VLSI; rank order filter; real-time applications; Boolean functions; Counting circuits; Filters; Hardware; Logic arrays; Parallel architectures; Performance loss; Pipelines; Search methods; Very large scale integration;
Conference_Titel :
Speech, Image Processing and Neural Networks, 1994. Proceedings, ISSIPNN '94., 1994 International Symposium on
Print_ISBN :
0-7803-1865-X
DOI :
10.1109/SIPNN.1994.344832