DocumentCode :
2287560
Title :
Performance evaluation of a composite on-chip cache in a single bus processor
Author :
Kristiansen, A.M. ; Rotithor, H.G.
Author_Institution :
Digital Equipment Corp., Littleton, MA, USA
fYear :
1995
fDate :
26-29 Mar 1995
Firstpage :
315
Lastpage :
321
Abstract :
Presents simulation results of a composite on-chip cache, for a single bus RISC processor, that can provide an alternative to a stall cache or an instruction cache. The composite cache consisting of a small stall and data cache provides better performance than individual caches of comparable hardware complexity. Furthermore, our evaluation of different replacement policies reveals that a random replacement policy yields a performance that matches and in many cases exceeds the performance (up to 5%) of more complex replacement policies
Keywords :
cache storage; computer maintenance; integrated memory circuits; performance evaluation; reduced instruction set computing; virtual machines; composite on-chip cache; data cache; hardware complexity; performance evaluation; random replacement policy; simulation; single bus RISC processor; stall cache; Clocks; Costs; Degradation; Hardware; Logic; Packaging; Reduced instruction set computing; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '95. Visualize the Future., Proceedings., IEEE
Conference_Location :
Raleigh, NC
Print_ISBN :
0-7803-2642-3
Type :
conf
DOI :
10.1109/SECON.1995.513109
Filename :
513109
Link To Document :
بازگشت